74HC27 74HCT27 Triple 3-input NOR gate Rev. 5.1 27 November 2015 Product data sheet 1. General description The 74HC27 74HCT27 is a triple 3-input NOR gate. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of V . CC 2. Features and benefits Complies with JEDEC standard no. 7A Input levels: For 74HC27: CMOS level For 74HCT27: TTL level ESD protection: HBM JESD22-A114F exceeds 2000 V MM JESD22-A115-A exceeds 200 V Multiple package options Specified from 40 Cto+85 C and from 40 Cto+125 C 3. Ordering information Table 1. Ordering information Type number Package Temperature range Name Description Version 74HC27D 40 C to +125 C SO14 plastic small outline package 14 leads body width 3.9 mm SOT108-1 74HCT27D 74HC27DB 40 C to +125 C SSOP14 plastic shrink small outline package 14 leads body width SOT337-1 5.3 mm 74HCT27DB 74HC27PW 40 C to +125 C TSSOP14 plastic thin shrink small outline package 14 leads body SOT402-1 width 4.4 mm 74HCT27PW 74HC27BQ 40 C to +125 C DHVQFN14 plastic dual in-line compatible thermal enhanced very thin SOT762-1 quad flat package no leads 14 terminals 74HCT27BQ body 2.5 3 0.85 mm&& 74HC27 74HCT27 Nexperia Triple 3-input NOR gate 4. Functional diagram % < & % < & % < < % & & D PQ D P Q PQ Fig 1. Logic symbol Fig 2. IEC logic symbol Fig 3. Logic diagram (one gate) 5. Pinning information 5.1 Pinning +& +&7 + & WHUPLQDO + 7& 9 LQGH DUHD % & 9 < % & % & < % & & % *1 & % < < < DDD DJ D WYRZDW U (1) This is not a supply pin. The substrate is attached to this pad using conductive die attach material. There is no electrical or mechanical requirement to solder this pad. However, if it is soldered, the solder land should remain floating or be connected to GND. Fig 4. Pin configuration SO14, (T)SSOP14 Fig 5. Pin configuration DHVQFN14 74HC HCT27 All information provided in this document is subject to legal disclaimers. Nexperia B.V. 2017. All rights reserved Product data sheet Rev. 5.1 27 November 2015 2 of 16 *1 < 7UDQHQVSLHS *1 && D