Product Information

74HC194N

74HC194N electronic component of NXP

Datasheet
74HC194N 4-BIT BIDIRECTIONAL S/RE G DIP

Manufacturer: NXP
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges



Price (AUD)

1: AUD 0.7266 ( AUD 0.8 Inc GST) ea
Line Total: AUD 0.7266 ( AUD 0.8 Inc GST)

708 - Global Stock
Ships to you by
Mon. 08 Jul
MOQ: 1  Multiples: 1
Pack Size: 1
Availability Price Quantity
708 - Global Stock


Ships to you by Mon. 08 Jul

MOQ : 1
Multiples : 1
1 : AUD 0.7266
25 : AUD 0.6574
50 : AUD 0.519
75 : AUD 0.4498
100 : AUD 0.4325

     
Manufacturer
Product Category
Counting Sequence
Number of Circuits
Package / Case
Logic Family
Logic Type
Number of Input Lines
Propagation Delay Time
Maximum Operating Temperature
Minimum Operating Temperature
Number of Bits
Supply Voltage - Min
Supply Voltage - Max
Packaging
Function
Brand
Mounting Style
Number Of Output Lines
Factory Pack Quantity :
LoadingGif

Notes:- Show Stocked Products With Similar Attributes.

INTEGRATED CIRCUITS DATA SHEET For a complete data sheet, please also download: The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications The IC06 74HC/HCT/HCU/HCMOS Logic Package Information The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines 74HC/HCT194 4-bit bidirectional universal shift register December 1990 Product specication File under Integrated Circuits, IC06Philips Semiconductors Product specication 4-bit bidirectional universal shift register 74HC/HCT194 FEATURES and shifted from left to right (Q Q Q , etc.) or, right 0 1 2 to left (Q Q Q , etc.) or parallel data can be 3 2 1 Shift-left and shift-right capability entered, loading all 4 bits of the register simultaneously. Synchronous parallel and serial data transfer When both S and S are LOW, existing data is retained in 0 1 a hold (do nothing) mode. The first and last stages Easily expanded for both serial and parallel operation provide D-type serial data inputs (D , D ) to allow SR SL Asynchronous master reset multistage shift right or shift left data transfers without Hold (do nothing) mode interfering with parallel load operation. Output capability: standard Mode select and data inputs are edge-triggered, I category: MSI CC responding only to the LOW-to-HIGH transition of the clock (CP). Therefore, the only timing restriction is that the mode control and selected data inputs must be stable one GENERAL DESCRIPTION set-up time prior to the positive transition of the clock The 74HC/HCT194 are high-speed Si-gate CMOS devices pulse. and are pin compatible with low power Schottky TTL The four parallel data inputs (D to D ) are D-type inputs. 0 3 (LSTTL). They are specified in compliance with JEDEC Data appearing on the D to D inputs, when S and S are 0 3 0 1 standard no. 7A. HIGH, is transferred to the Q to Q outputs respectively, 0 3 The functional characteristics of the 74HC/HCT194 4-bit following the next LOW-to-HIGH transition of the clock. bidirectional universal shift registers are indicated in the When LOW, the asynchronous master reset (MR) logic diagram and function table. The registers are fully overrides all other input conditions and forces the Q synchronous. outputs LOW. The 194 design has special features which increase the The 194 is similar in operation to the 195 universal shift range of application. The synchronous operation of the register, with added features of shift-left without external device is determined by the mode select inputs (S , S ). 0 1 connections and hold (do nothing) modes of operation. As shown in the mode select table, data can be entered QUICK REFERENCE DATA GND = 0 V; T =25C; t =t = 6 ns amb r f TYPICAL SYMBOL PARAMETER CONDITIONS UNIT HC HCT t / t propagation delay C = 15 pF; V =5 V PHL PLH L CC CP to Q 14 15 ns n t MR to Q 11 15 ns PHL n f maximum clock frequency 102 77 MHz max C input capacitance 3.5 3.5 pF I C power dissipation capacitance per package notes 1 and 2 40 40 pF PD Notes 1. C is used to determine the dynamic power dissipation (P in W): PD D 2 2 P =C V f + (C V f ) where: D PD CC i L CC o f = input frequency in MHz i f = output frequency in MHz o 2 =(C V f ) = sum of outputs L CC o C = output load capacitance in pF L V = supply voltage in V CC 2. For HC the condition is V = GND to V ; for HCT the condition is V = GND to V - 1.5 V I CC I CC December 1990 2

Tariff Desc

8542.39.23 No ..Linear/analogue and peripheral integrated circuits, timers, voltage regulators, A/D and D/A converters, telecommunication and modem integrated circuits, other than board level products Free

Electronic integrated circuits- Processors and controllers, whether or not combined with memories, converters, logic circuits, amplifiers, clock and timing circuits, or other circuits
FR9
Freescale
FREESCALE SEMI
Freescale Semicon
FREESCALE SEMICONDUC
Freescale Semiconductor
Freescale Semiconductor - NXP
NXP
NXP Freescale
NXP (FREESCALE)
NXP / Freescale
NXP SEMI
NXP Semicon
NXP SEMICONDUCTOR
NXP Semiconductors
NXP USA Inc.
PH3
PHI

Looking for help? Visit our FAQ's Section to answer to all your questions

 

X-ON Worldwide Electronics

Welcome To X-ON ELECTRONICS
For over three decades, we have been advocating and shaping the electronic components industry. Our management complements our worldwide business scope and focus. We are committed to innovation, backed by a strong business foundation. If you need a trustworthy supplier of electronic components for your business – look no further.
 

Copyright ©2024  X-ON Electronic Services. All rights reserved.
Please ensure you have read and understood our Terms & Conditions before purchasing.
All prices exclude GST.

Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted