Product Information

74LVC1G175GV-Q100H

74LVC1G175GV-Q100H electronic component of Nexperia

Datasheet
NXP Semiconductors Flip Flops Sngl Dtype flipflop positiveedge trigger

Manufacturer: Nexperia
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges



Price (AUD)

1: AUD 0.6582 ( AUD 0.72 Inc GST) ea
Line Total: AUD 0.6582 ( AUD 0.72 Inc GST)

78194 - Global Stock
Ships to you between
Wed. 17 Jul to Fri. 19 Jul
MOQ: 1  Multiples: 1
Pack Size: 1
Availability Price Quantity
3345 - Global Stock


Ships to you between
Thu. 18 Jul to Tue. 23 Jul

MOQ : 5
Multiples : 5
5 : AUD 0.296
50 : AUD 0.2351
150 : AUD 0.2091
500 : AUD 0.1765
3000 : AUD 0.1622
6000 : AUD 0.1535

78194 - Global Stock


Ships to you between Wed. 17 Jul to Fri. 19 Jul

MOQ : 1
Multiples : 1
1 : AUD 0.6582
10 : AUD 0.4865
100 : AUD 0.3043
1000 : AUD 0.1645
3000 : AUD 0.1309
9000 : AUD 0.1168
24000 : AUD 0.1079

     
Manufacturer
Product Category
RoHS - XON
Icon ROHS
Number of Circuits
Logic Family
Logic Type
Input Type
Propagation Delay Time
Supply Voltage - Min
Supply Voltage - Max
Minimum Operating Temperature
Maximum Operating Temperature
Mounting Style
Package / Case
Packaging
Brand
Number Of Input Lines
Number Of Output Lines
Factory Pack Quantity :
Cnhts
Hts Code
Mxhts
Product Type
Subcategory
Taric
LoadingGif

Notes:- Show Stocked Products With Similar Attributes.

74LVC1G175-Q100 Single D-type flip-flop with reset positive-edge trigger Rev. 3 3 October 2019 Product data sheet 1. General description The 74LVC1G175-Q100 is a low-power, low-voltage single positive edge triggered D-type flip-flop with individual data (D) input, clock (CP) input, master reset (MR) input, and Q output. The master reset (MR) is an asynchronous active LOW input and operates independently of the clock input. Information on the data input is transferred to the Q output on the LOW-to-HIGH transition of the clock pulse. The D input must be stable one set-up time prior to the LOW-to-HIGH clock transition for predictable operation. The inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of this device in a mixed 3.3 V and 5 V environment. This device is fully specified for partial power-down applications using I . The I circuitry disables the output, preventing the OFF OFF damaging backflow current through the device when it is powered down. Schmitt trigger action at all inputs makes the circuit highly tolerant of slower input rise and fall times. This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications. 2. Features and benefits Automotive product qualification in accordance with AEC-Q100 (Grade 1) Specified from -40 C to +85 C and from -40 C to +125 C Wide supply voltage range from 1.65 V to 5.5 V 5 V tolerant inputs for interfacing with 5 V logic High noise immunity Complies with JEDEC standard: JESD8-7 (1.65 V to 1.95 V) JESD8-5 (2.3 V to 2.7 V) JESD8B/JESD36 (2.7 V to 3.6 V). 24 mA output drive (V = 3.0 V) CC CMOS low power consumption Latch-up performance exceeds 250 mA Direct interface with TTL levels Inputs accept voltages up to 5 V ESD protection: MIL-STD-883, method 3015 exceeds 2000 V HBM JESD22-A114F exceeds 2000 V MM JESD22-A115-A exceeds 200 V (C = 200 pf, R = 0 ) 3. Ordering information Table 1. Ordering information Type number Package Temperature range Name Description Version 74LVC1G175GW-Q100 -40 C to +125 C SC-88 plastic surface-mounted package 6 leads SOT363 74LVC1G175GV-Q100 -40 C to +125 C SC-74 plastic surface-mounted package SOT457 (SC-74 TSOP6) 6 leadsNexperia 74LVC1G175-Q100 Single D-type flip-flop with reset positive-edge trigger 4. Marking Table 2. Marking Type number Marking code 1 74LVC1G175GW-Q100 YT 74LVC1G175GV-Q100 V75 1 The pin 1 indicator is located on the lower left corner of the device, below the marking code. 5. Functional diagram 6 MR 3 1 D CP 4 FF 3 Q 4 D Q 1 CP 6 MR 001aaa468 001aaa469 Fig. 1. Logic symbol Fig. 2. IEC logic symbol CP C Q C C C C C C C D C C MR 001aaa466 Fig. 3. Logic diagram 6. Pinning information 6.1. Pinning 74LVC1G175-Q100 CP 1 6 MR GND 2 5 V CC D 3 4 Q aaa-009630 Fig. 4. Pin configuration SOT363 (SC-88) and SOT457 (SC-74) 74LVC1G175 Q100 All information provided in this document is subject to legal disclaimers. Nexperia B.V. 2019. All rights reserved Product data sheet Rev. 3 3 October 2019 2 / 13

Tariff Desc

8542.39.23 No ..Linear/analogue and peripheral integrated circuits, timers, voltage regulators, A/D and D/A converters, telecommunication and modem integrated circuits, other than board level products Free

Electronic integrated circuits- Processors and controllers, whether or not combined with memories, converters, logic circuits, amplifiers, clock and timing circuits, or other circuits
Nexperia
NEXPERIA USA INC
Nexperia USA Inc.

Looking for help? Visit our FAQ's Section to answer to all your questions

 

X-ON Worldwide Electronics

Welcome To X-ON ELECTRONICS
For over three decades, we have been advocating and shaping the electronic components industry. Our management complements our worldwide business scope and focus. We are committed to innovation, backed by a strong business foundation. If you need a trustworthy supplier of electronic components for your business – look no further.
 

Copyright ©2024  X-ON Electronic Services. All rights reserved.
Please ensure you have read and understood our Terms & Conditions before purchasing.
All prices exclude GST.

Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted