Product Information

MR25H40CDF

MR25H40CDF electronic component of Everspin

Datasheet
Memory; MRAM; SPI; 512kx8bit; 4Mbit; 25ns; DFN8; Mounting: SMD; 40MHz

Manufacturer: Everspin
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges



Price (AUD)

1: AUD 33.1377 ( AUD 36.45 Inc GST) ea
Line Total: AUD 33.1377 ( AUD 36.45 Inc GST)

3900 - Global Stock
Ships to you between
Wed. 17 Jul to Fri. 19 Jul
MOQ: 1  Multiples: 1
Pack Size: 1
Availability Price Quantity
12 - Global Stock


Ships to you between
Thu. 18 Jul to Tue. 23 Jul

MOQ : 1
Multiples : 1

Stock Image

MR25H40CDF
Everspin

1 : AUD 35.6599
10 : AUD 34.2078
30 : AUD 31.688
100 : AUD 29.4923

3900 - Global Stock


Ships to you between Wed. 17 Jul to Fri. 19 Jul

MOQ : 1
Multiples : 1

Stock Image

MR25H40CDF
Everspin

1 : AUD 33.1377
10 : AUD 31.3862
25 : AUD 30.2715
50 : AUD 27.3169
100 : AUD 26.4146
250 : AUD 26.3969
570 : AUD 26.0254
1140 : AUD 26.0254
2850 : AUD 26.0254

     
Manufacturer
Product Category
Package / Case
Interface Type
Memory Size
Organisation
Data Bus Width
Access Time
Supply Voltage - Min
Supply Voltage - Max
Operating Supply Current
Minimum Operating Temperature
Maximum Operating Temperature
Series
Packaging
Hts Code
LoadingGif

Notes:- Show Stocked Products With Similar Attributes.

MR20H40 / MR25H40 t MR20H40 - 50MHz/20ns SCK 4Mb SPI Interface MRAM t MR25H40 - 40MHz/25ns SCK 4Mb SPI Interface MRAM For more information on product options, see Table 16 Ordering Part Numbers on page 25. FEATURES No write delays Unlimited write endurance Data retention greater than 20 years Automatic data protection on power loss 8-DFN Fast, simple SPI interface, up to 50 MHz clock rate with MR20H40. 3.0 to 3.6 Volt power supply range Low-current sleep mode Commercial (0 to 70C), Industrial (-40 to 85C), Extended (-40 to 105C), and 8-DFN Small Flag AEC-Q100 Grade 1 (-40 to 125C) temperature range options. Available in 8-pin DFN or 8-pin DFN Small Flag, RoHS-compliant packages. Direct replacement for serial EEPROM, Flash, and FeRAM RoHS MSL Level 3 DESCRIPTION MR2xH40 is a family of 4,194,304-bit magnetoresistive random access memory (MRAM) devices organized as 524,288 words of 8 bits. They are the ideal memory solution for applications that must store and retrieve data and programs quickly using a small number of I/O pins. They have serial EE- PROM and serial Flash compatible read/write timing with no write delays and unlimited read/write endurance. Unlike other serial memories, with the MR2xH40 family both reads and writes can occur randomly in memory with no delay between writes. The MR2xH40 family provides highly reliable data storage over a wide range of temperatures. The MR20H40 (50MHz) is offered with Industrial (-40 to 85 C) range. The MR25H40 (40MHz) is offered with Commercial (0 to 70C), Industrial (-40 to 85 C), Extended (-40 to 105C), and AEC-Q100 Grade 1 (-40C to 125 C) operating temperature range options. Both are available in a 5 x 6mm, 8-pin DFN package. The pinout is compatible with serial SRAM, EEPROM, Flash, and FeRAM products. Copyright Everspin Technologies 2020 1 MR20H40 / MR25H40 Revision 12.6, 8/2020MR20H40 / MR25H40 TABLE OF CONTENTS OVERVIEW ............................................................................................................................................5 Figure 1 Block Diagram ........................................................................................................................................... 5 System Configuration .....................................................................................................................5 Figure 2 System Configuration ............................................................................................................................. 5 Pin Functions ...................................................................................................................................6 Figure 3 DFN Package Pin Diagram (Top View) .............................................................................................. 6 Table 1 Pin Functions ............................................................................................................................................... 6 SPI COMMUNICATIONS PROTOCOL ...................................................................................................7 Command Codes ..............................................................................................................................7 Table 2 Command Codes ....................................................................................................................................... 7 Status Register, Memory Protection and Block Write Protection ................................................8 Table 3 Status Register Bit Assignments ........................................................................................................... 8 Memory Protection Modes .............................................................................................................8 Table 4 Memory Protection Modes .................................................................................................................... 8 Block Protection Modes ..................................................................................................................9 Table 5 Block Memory Write Protection ............................................................................................................ 9 Read Status Register (RDSR) ........................................................................................................ 10 Figure 4 Read Status Register (RDSR) Timing ................................................................................................10 Write Enable (WREN) .................................................................................................................... 10 Figure 5 Write Enable (WREN) Timing ..............................................................................................................10 Write Disable (WRDI) .................................................................................................................... 11 Figure 6 Write Disable (WRDI) Timing ..............................................................................................................11 Write Status Register (WRSR) ...................................................................................................... 11 Figure 7 Write Status Register (WRSR) Timing ..............................................................................................11 Read Data Bytes (READ) ............................................................................................................... 12 Figure 8 Read Data Bytes (READ) Timing ........................................................................................................12 Copyright Everspin Technologies 2020 2 MR20H40 / MR25H40 Revision 12.6 8/2020

Tariff Desc

8542.32.00 33 No ..Memory cards (other than "smart" cards and SIMM), which incorporate E2PROM, SRAM, DRAM or flash memory (for example, for PCMCIA applications)
Everspin Tech
Everspin Technologies

Looking for help? Visit our FAQ's Section to answer to all your questions

 

X-ON Worldwide Electronics

Welcome To X-ON ELECTRONICS
For over three decades, we have been advocating and shaping the electronic components industry. Our management complements our worldwide business scope and focus. We are committed to innovation, backed by a strong business foundation. If you need a trustworthy supplier of electronic components for your business – look no further.
 

Copyright ©2024  X-ON Electronic Services. All rights reserved.
Please ensure you have read and understood our Terms & Conditions before purchasing.
All prices exclude GST.

Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted