Product Information

AD9516-1BCPZ

AD9516-1BCPZ electronic component of Analog Devices

Datasheet
Clock Generators & Support Products 14-Output w/ Intg 2.8GHz VCO

Manufacturer: Analog Devices
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges



Price (AUD)

1: AUD 26.3007 ( AUD 28.93 Inc GST) ea
Line Total: AUD 26.3007 ( AUD 28.93 Inc GST)

24 - Global Stock
Ships to you between
Fri. 19 Jul to Wed. 24 Jul
MOQ: 1  Multiples: 1
Pack Size: 1
Availability Price Quantity
24 - Global Stock


Ships to you between
Fri. 19 Jul to Wed. 24 Jul

MOQ : 1
Multiples : 1

Stock Image

AD9516-1BCPZ
Analog Devices

1 : AUD 29.2229
10 : AUD 27.9855
30 : AUD 25.8473
100 : AUD 23.9785

     
Manufacturer
Product Category
RoHS - XON
Icon ROHS
Type
Maximum Input Frequency
Max Output Freq
Number of Outputs
Operating Supply Voltage
Maximum Operating Temperature
Minimum Operating Temperature
Mounting Style
Package / Case
Series
Output Type
Packaging
Brand
Max Input Freq
Development Kit
Factory Pack Quantity :
Cnhts
Hts Code
Mxhts
Product Type
Subcategory
Taric
LoadingGif

Notes:- Show Stocked Products With Similar Attributes.

14-Output Clock Generator with Integrated 2.5 GHz VCO Data Sheet AD9516-1 FEATURES FUNCTIONAL BLOCK DIAGRAM CP LF Low phase noise, phase-locked loop (PLL) On-chip VCO tunes from 2.30 GHz to 2.65 GHz External VCO/VCXO to 2.4 GHz optional REF1 STATUS 1 differential or 2 single-ended reference inputs MONITOR Reference monitoring capability REFIN VCO Automatic revertive and manual reference REF2 switchover/holdover modes Accepts LVPECL, LVDS, or CMOS references to 250 MHz Programmable delays in path to PFD DIVIDER CLK AND MUXs Digital or analog lock detect, selectable 6 pairs of 1.6 GHz LVPECL outputs OUT0 DIV/ LVPECL Each output pair shares a 1-to-32 divider with coarse OUT1 OUT2 phase delay DIV/ LVPECL OUT3 Additive output jitter: 225 fs rms OUT4 DIV/ LVPECL OUT5 Channel-to-channel skew paired outputs of <10 ps t OUT6 DIV/ DIV/ LVDS/CMOS 4 pairs of 800 MHz LVDS clock outputs t OUT7 t OUT8 Each output pair shares two cascaded 1-to-32 dividers DIV/ DIV/ LVDS/CMOS t OUT9 with coarse phase delay SERIAL CONTROL PORT Additive output jitter: 275 fs rms AND AD9516-1 DIGITAL LOGIC Fine delay adjust (t) on each LVDS output Each LVDS output can be reconfigured as two 250 MHz CMOS outputs Figure 1. Automatic synchronization of all outputs on power-up Manual output synchronization available The AD9516-1 features six LVPECL outputs (in three pairs) and 64-lead LFCSP four LVDS outputs (in two pairs). Each LVDS output can be APPLICATIONS reconfigured as two CMOS outputs. The LVPECL outputs operate to 1.6 GHz, the LVDS outputs operate to 800 MHz, and Low jitter, low phase noise clock distribution the CMOS outputs operate to 250 MHz. 10/40/100 Gb/sec networking line cards, including SONET, Synchronous Ethernet, OTU2/3/4 Each pair of outputs has dividers that allow both the divide ratio Forward error correction (G.710) and coarse delay (or phase) to be set. The range of division for Clocking high speed ADCs, DACs, DDSs, DDCs, DUCs, MxFEs the LVPECL outputs is 1 to 32. The LVDS/CMOS outputs allow High performance wireless transceivers a range of divisions up to a maximum of 1024. ATE and high performance instrumentation The AD9516-1 is available in a 64-lead LFCSP and can be GENERAL DESCRIPTION operated from a single 3.3 V supply. An external VCO, which 1 requires an extended voltage range, can be accommodated by The AD9516-1 provides a multi-output clock distribution connecting the charge pump supply (VCP) to 5 V. A separate function with subpicosecond jitter performance, along with an on- LVPECL power supply can be from 2.5 V to 3.3 V (nominal). chip PLL and VCO. The on-chip VCO tunes from 2.30 GHz to 2.65 GHz. Optionally, an external VCO/VCXO of up to 2.4 GHz The AD9516-1 is specified for operation over the industrial can be used. range of 40C to +85C. The AD9516-1 emphasizes low jitter and phase noise to 1 AD9516 is used throughout to refer to all the members of the AD9516 family. maximize data converter performance, and it can benefit other However, when AD9516-1 is used, it refers to that specific member of the AD9516 family. applications with demanding phase noise and jitter requirements. Rev. C Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. rights of third parties that may result from its use. Specifications subject to change without notice. No Tel: 781.329.4700 20072013 Analog Devices, Inc. All rights reserved. license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. Technical Support www.analog.com SWITCHOVER AND MONITOR PLL 06420-001AD9516-1 Data Sheet TABLE OF CONTENTS Features .............................................................................................. 1 Thermal Resistance .................................................................... 16 Applications ....................................................................................... 1 ESD Caution................................................................................ 16 General Description ......................................................................... 1 Pin Configuration and Function Descriptions ........................... 17 Functional Block Diagram .............................................................. 1 Typical Performance Characteristics ........................................... 19 Revision History ............................................................................... 3 Terminology .................................................................................... 25 Specifications ..................................................................................... 4 Detailed Block Diagram ................................................................ 26 Power Supply Requirements ....................................................... 4 Theory of Operation ...................................................................... 27 PLL Characteristics ...................................................................... 4 Operational Configurations ...................................................... 27 Clock Inputs .................................................................................. 6 Digital Lock Detect (DLD) ....................................................... 36 Clock Outputs ............................................................................... 6 Clock Distribution ..................................................................... 40 Timing Characteristics ................................................................ 7 Reset Modes ................................................................................ 48 Clock Output Additive Phase Noise (Distribution Only VCO Power-Down Modes .................................................................. 49 Divider Not Used) ........................................................................ 8 Serial Control Port ......................................................................... 50 Clock Output Absolute Phase Noise (Internal VCO Used) .... 9 Serial Control Port Pin Descriptions ....................................... 50 Clock Output Absolute Time Jitter (Clock Generation Using General Operation of Serial Control Port ............................... 50 Internal VCO) ............................................................................. 10 The Instruction Word (16 Bits) ................................................ 51 Clock Output Absolute Time Jitter (Clock Cleanup Using MSB/LSB First Transfers ........................................................... 51 Internal VCO) ............................................................................. 10 Thermal Performance .................................................................... 54 Clock Output Absolute Time Jitter (Clock Generation Using External VCXO) ......................................................................... 10 Register Map Overview ................................................................. 55 Clock Output Additive Time Jitter (VCO Divider Not Used) Register Map Descriptions ............................................................ 59 ....................................................................................................... 11 Applications Information .............................................................. 77 Clock Output Additive Time Jitter (VCO Divider Used) ..... 11 Frequency Planning Using the AD9516 .................................. 77 Delay Block Additive Time Jitter .............................................. 12 Using the AD9516 Outputs for ADC Clock Applications .... 77 Serial Control Port ..................................................................... 12 LVPECL Clock Distribution ..................................................... 78 PD, RESET, and SYNC Pins ..................................................... 13 LVDS Clock Distribution .......................................................... 78 LD, STATUS, and REFMON Pins ............................................ 13 CMOS Clock Distribution ........................................................ 79 Power Dissipation ....................................................................... 14 Outline Dimensions ....................................................................... 80 Timing Diagrams ............................................................................ 15 Ordering Guide .......................................................................... 80 Absolute Maximum Ratings .......................................................... 16 Rev. C Page 2 of 80

Tariff Desc

8542.39.23 No ..Linear/analogue and peripheral integrated circuits, timers, voltage regulators, A/D and D/A converters, telecommunication and modem integrated circuits, other than board level products Free

Electronic integrated circuits- Processors and controllers, whether or not combined with memories, converters, logic circuits, amplifiers, clock and timing circuits, or other circuits
AD4
ANALOG DEVICES
Analog Devices Hittite
ANALOG DEVICES (LINEAR TECHNOLOGY)
ANALOG DEVICES (MAXIM INTEGRATED)
ANALOG DEVICES (TRINAMIC)
Analog Devices / Hittite
Analog Devices / Linear Technology
Analog Devices Inc
Analog Devices Inc.
Analog Devices Inc./Maxim Integrated
Analog Devices, Inc.
DA4
Dallas
DALLAS / MAXIM
Dallas Semiconductor (VA)
HANSCHIP semiconductor
LINEAR
LINEAR TECH
Linear Technology
Linear Technology (part of ADI)
LT
LT4
MAXIM
Maxim Integrated
MAXIM INTEGRATED / ANALOG DEVICES
Maxim Integrated Products
MAXIM-DALLAS
MX4
Technology
Trinamic
TRINAMIC / ANALOG DEVICES
Trinamic Motion Control
Trinamic Motion Control GmbH

Looking for help? Visit our FAQ's Section to answer to all your questions

 

X-ON Worldwide Electronics

Welcome To X-ON ELECTRONICS
For over three decades, we have been advocating and shaping the electronic components industry. Our management complements our worldwide business scope and focus. We are committed to innovation, backed by a strong business foundation. If you need a trustworthy supplier of electronic components for your business – look no further.
 

Copyright ©2024  X-ON Electronic Services. All rights reserved.
Please ensure you have read and understood our Terms & Conditions before purchasing.
All prices exclude GST.

Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted